/** * \file * * \brief Instance description for TC0 * * Copyright (c) 2018 Microchip Technology Inc. * * \asf_license_start * * \page License * * SPDX-License-Identifier: Apache-2.0 * * Licensed under the Apache License, Version 2.0 (the "License"); you may * not use this file except in compliance with the License. * You may obtain a copy of the Licence at * * http://www.apache.org/licenses/LICENSE-2.0 * * Unless required by applicable law or agreed to in writing, software * distributed under the License is distributed on an AS IS BASIS, WITHOUT * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. * See the License for the specific language governing permissions and * limitations under the License. * * \asf_license_stop * */ #ifndef _SAMC21_TC0_INSTANCE_ #define _SAMC21_TC0_INSTANCE_ /* ========== Register definition for TC0 peripheral ========== */ #if (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) #define REG_TC0_CTRLA (0x42003000) /**< \brief (TC0) Control A */ #define REG_TC0_CTRLBCLR (0x42003004) /**< \brief (TC0) Control B Clear */ #define REG_TC0_CTRLBSET (0x42003005) /**< \brief (TC0) Control B Set */ #define REG_TC0_EVCTRL (0x42003006) /**< \brief (TC0) Event Control */ #define REG_TC0_INTENCLR (0x42003008) /**< \brief (TC0) Interrupt Enable Clear */ #define REG_TC0_INTENSET (0x42003009) /**< \brief (TC0) Interrupt Enable Set */ #define REG_TC0_INTFLAG (0x4200300A) /**< \brief (TC0) Interrupt Flag Status and Clear */ #define REG_TC0_STATUS (0x4200300B) /**< \brief (TC0) Status */ #define REG_TC0_WAVE (0x4200300C) /**< \brief (TC0) Waveform Generation Control */ #define REG_TC0_DRVCTRL (0x4200300D) /**< \brief (TC0) Control C */ #define REG_TC0_DBGCTRL (0x4200300F) /**< \brief (TC0) Debug Control */ #define REG_TC0_SYNCBUSY (0x42003010) /**< \brief (TC0) Synchronization Status */ #define REG_TC0_COUNT16_COUNT (0x42003014) /**< \brief (TC0) COUNT16 Count */ #define REG_TC0_COUNT16_CC0 (0x4200301C) /**< \brief (TC0) COUNT16 Compare and Capture 0 */ #define REG_TC0_COUNT16_CC1 (0x4200301E) /**< \brief (TC0) COUNT16 Compare and Capture 1 */ #define REG_TC0_COUNT16_CCBUF0 (0x42003030) /**< \brief (TC0) COUNT16 Compare and Capture Buffer 0 */ #define REG_TC0_COUNT16_CCBUF1 (0x42003032) /**< \brief (TC0) COUNT16 Compare and Capture Buffer 1 */ #define REG_TC0_COUNT32_COUNT (0x42003014) /**< \brief (TC0) COUNT32 Count */ #define REG_TC0_COUNT32_CC0 (0x4200301C) /**< \brief (TC0) COUNT32 Compare and Capture 0 */ #define REG_TC0_COUNT32_CC1 (0x42003020) /**< \brief (TC0) COUNT32 Compare and Capture 1 */ #define REG_TC0_COUNT32_CCBUF0 (0x42003030) /**< \brief (TC0) COUNT32 Compare and Capture Buffer 0 */ #define REG_TC0_COUNT32_CCBUF1 (0x42003034) /**< \brief (TC0) COUNT32 Compare and Capture Buffer 1 */ #define REG_TC0_COUNT8_COUNT (0x42003014) /**< \brief (TC0) COUNT8 Count */ #define REG_TC0_COUNT8_PER (0x4200301B) /**< \brief (TC0) COUNT8 Period */ #define REG_TC0_COUNT8_CC0 (0x4200301C) /**< \brief (TC0) COUNT8 Compare and Capture 0 */ #define REG_TC0_COUNT8_CC1 (0x4200301D) /**< \brief (TC0) COUNT8 Compare and Capture 1 */ #define REG_TC0_COUNT8_PERBUF (0x4200302F) /**< \brief (TC0) COUNT8 Period Buffer */ #define REG_TC0_COUNT8_CCBUF0 (0x42003030) /**< \brief (TC0) COUNT8 Compare and Capture Buffer 0 */ #define REG_TC0_COUNT8_CCBUF1 (0x42003031) /**< \brief (TC0) COUNT8 Compare and Capture Buffer 1 */ #else #define REG_TC0_CTRLA (*(RwReg *)0x42003000UL) /**< \brief (TC0) Control A */ #define REG_TC0_CTRLBCLR (*(RwReg8 *)0x42003004UL) /**< \brief (TC0) Control B Clear */ #define REG_TC0_CTRLBSET (*(RwReg8 *)0x42003005UL) /**< \brief (TC0) Control B Set */ #define REG_TC0_EVCTRL (*(RwReg16*)0x42003006UL) /**< \brief (TC0) Event Control */ #define REG_TC0_INTENCLR (*(RwReg8 *)0x42003008UL) /**< \brief (TC0) Interrupt Enable Clear */ #define REG_TC0_INTENSET (*(RwReg8 *)0x42003009UL) /**< \brief (TC0) Interrupt Enable Set */ #define REG_TC0_INTFLAG (*(RwReg8 *)0x4200300AUL) /**< \brief (TC0) Interrupt Flag Status and Clear */ #define REG_TC0_STATUS (*(RwReg8 *)0x4200300BUL) /**< \brief (TC0) Status */ #define REG_TC0_WAVE (*(RwReg8 *)0x4200300CUL) /**< \brief (TC0) Waveform Generation Control */ #define REG_TC0_DRVCTRL (*(RwReg8 *)0x4200300DUL) /**< \brief (TC0) Control C */ #define REG_TC0_DBGCTRL (*(RwReg8 *)0x4200300FUL) /**< \brief (TC0) Debug Control */ #define REG_TC0_SYNCBUSY (*(RoReg *)0x42003010UL) /**< \brief (TC0) Synchronization Status */ #define REG_TC0_COUNT16_COUNT (*(RwReg16*)0x42003014UL) /**< \brief (TC0) COUNT16 Count */ #define REG_TC0_COUNT16_CC0 (*(RwReg16*)0x4200301CUL) /**< \brief (TC0) COUNT16 Compare and Capture 0 */ #define REG_TC0_COUNT16_CC1 (*(RwReg16*)0x4200301EUL) /**< \brief (TC0) COUNT16 Compare and Capture 1 */ #define REG_TC0_COUNT16_CCBUF0 (*(RwReg16*)0x42003030UL) /**< \brief (TC0) COUNT16 Compare and Capture Buffer 0 */ #define REG_TC0_COUNT16_CCBUF1 (*(RwReg16*)0x42003032UL) /**< \brief (TC0) COUNT16 Compare and Capture Buffer 1 */ #define REG_TC0_COUNT32_COUNT (*(RwReg *)0x42003014UL) /**< \brief (TC0) COUNT32 Count */ #define REG_TC0_COUNT32_CC0 (*(RwReg *)0x4200301CUL) /**< \brief (TC0) COUNT32 Compare and Capture 0 */ #define REG_TC0_COUNT32_CC1 (*(RwReg *)0x42003020UL) /**< \brief (TC0) COUNT32 Compare and Capture 1 */ #define REG_TC0_COUNT32_CCBUF0 (*(RwReg *)0x42003030UL) /**< \brief (TC0) COUNT32 Compare and Capture Buffer 0 */ #define REG_TC0_COUNT32_CCBUF1 (*(RwReg *)0x42003034UL) /**< \brief (TC0) COUNT32 Compare and Capture Buffer 1 */ #define REG_TC0_COUNT8_COUNT (*(RwReg8 *)0x42003014UL) /**< \brief (TC0) COUNT8 Count */ #define REG_TC0_COUNT8_PER (*(RwReg8 *)0x4200301BUL) /**< \brief (TC0) COUNT8 Period */ #define REG_TC0_COUNT8_CC0 (*(RwReg8 *)0x4200301CUL) /**< \brief (TC0) COUNT8 Compare and Capture 0 */ #define REG_TC0_COUNT8_CC1 (*(RwReg8 *)0x4200301DUL) /**< \brief (TC0) COUNT8 Compare and Capture 1 */ #define REG_TC0_COUNT8_PERBUF (*(RwReg8 *)0x4200302FUL) /**< \brief (TC0) COUNT8 Period Buffer */ #define REG_TC0_COUNT8_CCBUF0 (*(RwReg8 *)0x42003030UL) /**< \brief (TC0) COUNT8 Compare and Capture Buffer 0 */ #define REG_TC0_COUNT8_CCBUF1 (*(RwReg8 *)0x42003031UL) /**< \brief (TC0) COUNT8 Compare and Capture Buffer 1 */ #endif /* (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) */ /* ========== Instance parameters for TC0 peripheral ========== */ #define TC0_CC_NUM 2 #define TC0_DMAC_ID_MC_0 28 #define TC0_DMAC_ID_MC_1 29 #define TC0_DMAC_ID_MC_LSB 28 #define TC0_DMAC_ID_MC_MSB 29 #define TC0_DMAC_ID_MC_SIZE 2 #define TC0_DMAC_ID_OVF 27 // Indexes of DMA Overflow trigger #define TC0_EXT 0 #define TC0_GCLK_ID 30 #define TC0_MASTER 1 #define TC0_OW_NUM 2 #endif /* _SAMC21_TC0_INSTANCE_ */