mirror of
https://github.com/andreili/katapult.git
synced 2025-08-23 19:34:06 +02:00
Synchronize with the latest Klipper code. This pulls in the latest lib/ files (needed to use the pico-sdk v2.0.0 version). It updates to latest can2040 code (needed for pico-sdk v2.0.0 support). It implements USB double buffering (as is now done in Klipper). It adds in support for additional UART pins (as is now done in Klipper). It adds support for rp2350 chips. This replaces the execute in ram code previously implemented in Katapult with the execute in ram code that is now standard in Klipper. The CONFIG_RP2040_ADD_BOOT_SIGNATURE kconfig symbol was removed and the build now always produces a katapult.withclear.uf2 file. Signed-off-by: Kevin O'Connor <kevin@koconnor.net>
117 lines
4.3 KiB
C
117 lines
4.3 KiB
C
// THIS HEADER FILE IS AUTOMATICALLY GENERATED -- DO NOT EDIT
|
|
|
|
/**
|
|
* Copyright (c) 2024 Raspberry Pi Ltd.
|
|
*
|
|
* SPDX-License-Identifier: BSD-3-Clause
|
|
*/
|
|
#ifndef _HARDWARE_STRUCTS_PSM_H
|
|
#define _HARDWARE_STRUCTS_PSM_H
|
|
|
|
/**
|
|
* \file rp2040/psm.h
|
|
*/
|
|
|
|
#include "hardware/address_mapped.h"
|
|
#include "hardware/regs/psm.h"
|
|
|
|
// Reference to datasheet: https://datasheets.raspberrypi.com/rp2040/rp2040-datasheet.pdf#tab-registerlist_psm
|
|
//
|
|
// The _REG_ macro is intended to help make the register navigable in your IDE (for example, using the "Go to Definition" feature)
|
|
// _REG_(x) will link to the corresponding register in hardware/regs/psm.h.
|
|
//
|
|
// Bit-field descriptions are of the form:
|
|
// BITMASK [BITRANGE] FIELDNAME (RESETVALUE) DESCRIPTION
|
|
|
|
typedef struct {
|
|
_REG_(PSM_FRCE_ON_OFFSET) // PSM_FRCE_ON
|
|
// Force block out of reset (i
|
|
// 0x00010000 [16] PROC1 (0)
|
|
// 0x00008000 [15] PROC0 (0)
|
|
// 0x00004000 [14] SIO (0)
|
|
// 0x00002000 [13] VREG_AND_CHIP_RESET (0)
|
|
// 0x00001000 [12] XIP (0)
|
|
// 0x00000800 [11] SRAM5 (0)
|
|
// 0x00000400 [10] SRAM4 (0)
|
|
// 0x00000200 [9] SRAM3 (0)
|
|
// 0x00000100 [8] SRAM2 (0)
|
|
// 0x00000080 [7] SRAM1 (0)
|
|
// 0x00000040 [6] SRAM0 (0)
|
|
// 0x00000020 [5] ROM (0)
|
|
// 0x00000010 [4] BUSFABRIC (0)
|
|
// 0x00000008 [3] RESETS (0)
|
|
// 0x00000004 [2] CLOCKS (0)
|
|
// 0x00000002 [1] XOSC (0)
|
|
// 0x00000001 [0] ROSC (0)
|
|
io_rw_32 frce_on;
|
|
|
|
_REG_(PSM_FRCE_OFF_OFFSET) // PSM_FRCE_OFF
|
|
// Force into reset (i
|
|
// 0x00010000 [16] PROC1 (0)
|
|
// 0x00008000 [15] PROC0 (0)
|
|
// 0x00004000 [14] SIO (0)
|
|
// 0x00002000 [13] VREG_AND_CHIP_RESET (0)
|
|
// 0x00001000 [12] XIP (0)
|
|
// 0x00000800 [11] SRAM5 (0)
|
|
// 0x00000400 [10] SRAM4 (0)
|
|
// 0x00000200 [9] SRAM3 (0)
|
|
// 0x00000100 [8] SRAM2 (0)
|
|
// 0x00000080 [7] SRAM1 (0)
|
|
// 0x00000040 [6] SRAM0 (0)
|
|
// 0x00000020 [5] ROM (0)
|
|
// 0x00000010 [4] BUSFABRIC (0)
|
|
// 0x00000008 [3] RESETS (0)
|
|
// 0x00000004 [2] CLOCKS (0)
|
|
// 0x00000002 [1] XOSC (0)
|
|
// 0x00000001 [0] ROSC (0)
|
|
io_rw_32 frce_off;
|
|
|
|
_REG_(PSM_WDSEL_OFFSET) // PSM_WDSEL
|
|
// Set to 1 if this peripheral should be reset when the watchdog fires
|
|
// 0x00010000 [16] PROC1 (0)
|
|
// 0x00008000 [15] PROC0 (0)
|
|
// 0x00004000 [14] SIO (0)
|
|
// 0x00002000 [13] VREG_AND_CHIP_RESET (0)
|
|
// 0x00001000 [12] XIP (0)
|
|
// 0x00000800 [11] SRAM5 (0)
|
|
// 0x00000400 [10] SRAM4 (0)
|
|
// 0x00000200 [9] SRAM3 (0)
|
|
// 0x00000100 [8] SRAM2 (0)
|
|
// 0x00000080 [7] SRAM1 (0)
|
|
// 0x00000040 [6] SRAM0 (0)
|
|
// 0x00000020 [5] ROM (0)
|
|
// 0x00000010 [4] BUSFABRIC (0)
|
|
// 0x00000008 [3] RESETS (0)
|
|
// 0x00000004 [2] CLOCKS (0)
|
|
// 0x00000002 [1] XOSC (0)
|
|
// 0x00000001 [0] ROSC (0)
|
|
io_rw_32 wdsel;
|
|
|
|
_REG_(PSM_DONE_OFFSET) // PSM_DONE
|
|
// Indicates the peripheral's registers are ready to access
|
|
// 0x00010000 [16] PROC1 (0)
|
|
// 0x00008000 [15] PROC0 (0)
|
|
// 0x00004000 [14] SIO (0)
|
|
// 0x00002000 [13] VREG_AND_CHIP_RESET (0)
|
|
// 0x00001000 [12] XIP (0)
|
|
// 0x00000800 [11] SRAM5 (0)
|
|
// 0x00000400 [10] SRAM4 (0)
|
|
// 0x00000200 [9] SRAM3 (0)
|
|
// 0x00000100 [8] SRAM2 (0)
|
|
// 0x00000080 [7] SRAM1 (0)
|
|
// 0x00000040 [6] SRAM0 (0)
|
|
// 0x00000020 [5] ROM (0)
|
|
// 0x00000010 [4] BUSFABRIC (0)
|
|
// 0x00000008 [3] RESETS (0)
|
|
// 0x00000004 [2] CLOCKS (0)
|
|
// 0x00000002 [1] XOSC (0)
|
|
// 0x00000001 [0] ROSC (0)
|
|
io_ro_32 done;
|
|
} psm_hw_t;
|
|
|
|
#define psm_hw ((psm_hw_t *)PSM_BASE)
|
|
static_assert(sizeof (psm_hw_t) == 0x0010, "");
|
|
|
|
#endif // _HARDWARE_STRUCTS_PSM_H
|
|
|